轉職找工作推薦

  • 【2025 Campus Recruitment】Facility Engineer (FAC) 面試心得
  • 企業名 台灣積體電路製造股份有限公司(台積電)
  • 工作地點 新竹縣寶山鄉
  • 薪資 面議(經常性薪資達4萬元或以上)40000~0元
  • 工作內容 【本職缺僅接受台積電官方網站投遞】 請至台積電官方網站投遞個人履歷表,此職缺履歷登錄網址: https://careers.tsmc.com/careers/JobDetail?jobId=15385&source=1111&tags=domestic+campus+2025_1111 Established in 1987 and headquartered in Taiwan, TSMC pioneered the pure-play foundry business model with an exclusive focus on manufacturing its customers’ products. In 2023, the company served 528 customers with 11,895 products for high performance computing, smartphones, IoT, automotive, and consumer electronics, and is the world’s largest provider of logic ICs with annual capacity of 16 million 12-inch equivalent wafers. TSMC operates fabs in Taiwan as well as manufacturing subsidiaries in Washington State, Japan and China, and its ESMC subsidiary plans to begin construction on a fab in Germany in 2024. In Arizona, TSMC is building three fabs, with the first starting 4nm production in 2025, the second by 2028, and the third by the end of the decade. Responsibilities: 廠務工程師為整合各項廠區資源,提供晶圓生產所需之電力、水、氣體、化學品、空調等,為台積高度智慧自動的生產單位,供應最高品質、最穩定的生產作業環境。近年廠務工程師更肩負環境保護與永續的責任,如何精進節水、節能、減碳、環保的廠務運轉技術,更是廠務工程師可以發揮專業與創意的主舞台。 1. Responsible for the planning, constructing, operating, and maintaining semiconductor plant facility systems, including risk analysis of facility system operations and supply quality, allocating resources and energy, managing construction safety. 2. Provide a stable facility system, including power, water, gas, chemicals and HVAC, to meet wafer production requirements. 3. Collaborate with other departments to ensure that the facility system is operating at the highest level of quality when on duty. 4. Construction management & project coordination.
  • 台灣積體電路製造股份有限公司(台積電)-使用1111轉職專區 https://central1111.com.tw/turn/
應徵
工作適配度%

登入 後即可查看

根據履歷表的填寫狀況,智慧分析您與工作的適配程度。

5/2

  • 【2025 Campus Recruitment】Intelligent Manufacturing Engineer (IMC/MFG) 面試心得
  • 企業名 台灣積體電路製造股份有限公司(台積電)
  • 工作地點 新竹縣寶山鄉
  • 薪資 面議(經常性薪資達4萬元或以上)40000~0元
  • 工作內容 【本職缺僅接受台積電官方網站投遞】 請至台積電官方網站投遞個人履歷表,此職缺履歷登錄網址: https://careers.tsmc.com/careers/JobDetail?jobId=15384&source=1111&tags=domestic+campus+2025_1111 Responsibilities: As a global semiconductor technology leader, TSMC is seeking an Intelligent Manufacturing Engineer to join our team. Our commitment to driving manufacturing excellence has led us to integrate artificial intelligence, machine learning, expert systems, and advanced algorithms to build up an intelligent manufacturing environment. Join TSMC, we are the most advanced technology team and connect with the world, as we head towards an unlimited future. We look forward to you joining us! You will be assigned to one of the following five roles according to your interest, experiences, and technical background. 1. MFG Intelligent Manufacturing Engineer As an Intelligent Manufacturing Engineer, you will be responsible for the development and maintenance of these intelligent manufacturing systems, which are widely used for scheduling and dispatching, employee productivity, equipment productivity, process and equipment control, quality defense, and robotic control. By optimizing quality, productivity, efficiency, and flexibility, you will play a crucial role in driving the success of our manufacturing operations. (1) Smart manufacturing engineers will learn leading artificial intelligence manufacturing technologies worldwide. (2) Big data analysis, improving production efficiency: Through data analysis, identify bottleneck machines and improve machine production efficiency. Breakthrough analysis and dispatching project system, optimize production resources and maximize manufacturing efficiency. (3) Machine learning, creating unlimited possibilities: Utilize cutting-edge machine learning technology to improve the production process and create innovative applications that achieve optimal scheduling and maximize wafer production capacity. 2. CIM Intelligent Manufacturing Engineer (1) Software Developers: Design and develop intelligent manufacturing solutions for factory automation, manufacturing scheduling and dispatching, decision making and engineering analysis. (2) Dispatching Algorithm Developers: Heterogeneous data integration and corresponding solution design and development. (3) Quality Management Engineer: Server maintenance and related setting support including routine upgrades, troubleshooting with AP teams, high-availability architecture, virtual machines solutions, firewall rule, IIS, Nginx, database middle etc. 3. Data Analyst & Data Scientist (1) Application of statistics, machine learning, data mining, pattern recognition and other data analysis by AI techniques. (2) Your main responsibility will be to collect, explore, and extract insights from very large scale structured and unstructured data and explain these insights with the help of data visualization tools to support fab operations. 4. AMHS (Automated Material Handling System) Engineer (1) AMHS (Software) system & AI development/(Hardware) layout design & transport simulation. (2) Enhance System Performance, Quality and Reliability. (3) Coordinate cross-organization AMHS projects. 5. PIDS/WAT (Wafer Acceptance Test) Engineer (1) New WAT tool data matching and release. (2) WAT quality/manufacturing efficiency improvement. (3) WAT tool, recipe, and system management. (4) WAT productivity and quality improvement. (5) WAT tool and systematic issue troubleshooting. 6. PIDS/NTO (New TapeOut) Engineer (1) Handle mask tapeout and manufacturing flow creation. (2) Manage projects related to NTO system development and enhancement. 7. Quality Management Engineer (1) Manage audit, defense, and quality systems. (2) To perform data analysis and simulation.
  • 台灣積體電路製造股份有限公司(台積電)-使用1111轉職專區 https://central1111.com.tw/turn/
應徵
工作適配度%

登入 後即可查看

根據履歷表的填寫狀況,智慧分析您與工作的適配程度。

5/2

  • 【2025 Campus Recruitment】Equipment Engineer (EQ) 面試心得
  • 企業名 台灣積體電路製造股份有限公司(台積電)
  • 工作地點 新竹縣寶山鄉
  • 薪資 面議(經常性薪資達4萬元或以上)40000~0元
  • 工作內容 【本職缺僅接受台積電官方網站投遞】 請至台積電官方網站投遞個人履歷表,此職缺履歷登錄網址: https://careers.tsmc.com/careers/JobDetail?jobId=15383&source=1111&tags=domestic+campus+2025_1111 Established in 1987 and headquartered in Taiwan, TSMC pioneered the pure-play foundry business model with an exclusive focus on manufacturing its customers’ products. In 2023, the company served 528 customers with 11,895 products for high performance computing, smartphones, IoT, automotive, and consumer electronics, and is the world’s largest provider of logic ICs with annual capacity of 16 million 12-inch equivalent wafers. TSMC operates fabs in Taiwan as well as manufacturing subsidiaries in Washington State, Japan and China, and its ESMC subsidiary plans to begin construction on a fab in Germany in 2024. In Arizona, TSMC is building three fabs, with the first starting 4nm production in 2025, the second by 2028, and the third by the end of the decade. Responsibilities: 機台是工廠穩定運作的基礎,我們在生產線上,負責高端精密、高單價半導體設備的維護、保養並判斷、解決機台發生的問題;如此可減少機台當機的時間與提升機台可運轉的時間,進而降低生產成本並提升公司的獲利能力。 1. Master Nano Diffusion, Thin Film, Lithography, Etching, or Metrology equipment. 2. Sustain and troubleshoot issues with high-tech equipment. 3. Improve and enhance the efficiency and productivity of equipment. 4. Plan and execute the analysis or defect detection projects. 5. Communicate with cross-functional engineers or vendors.
  • 台灣積體電路製造股份有限公司(台積電)-使用1111轉職專區 https://central1111.com.tw/turn/
應徵
工作適配度%

登入 後即可查看

根據履歷表的填寫狀況,智慧分析您與工作的適配程度。

5/2

  • 【2025 Campus Recruitment】Process Engineer (PE) 面試心得
  • 企業名 台灣積體電路製造股份有限公司(台積電)
  • 工作地點 新竹縣寶山鄉
  • 薪資 面議(經常性薪資達4萬元或以上)40000~0元
  • 工作內容 【本職缺僅接受台積電官方網站投遞】 請至台積電官方網站投遞個人履歷表,此職缺履歷登錄網址: https://careers.tsmc.com/careers/JobDetail?jobId=15382&source=1111&tags=domestic+campus+2025_1111 Established in 1987 and headquartered in Taiwan, TSMC pioneered the pure-play foundry business model with an exclusive focus on manufacturing its customers’ products. In 2023, the company served 528 customers with 11,895 products for high performance computing, smartphones, IoT, automotive, and consumer electronics, and is the world’s largest provider of logic ICs with annual capacity of 16 million 12-inch equivalent wafers. TSMC operates fabs in Taiwan as well as manufacturing subsidiaries in Washington State, Japan and China, and its ESMC subsidiary plans to begin construction on a fab in Germany in 2024. In Arizona, TSMC is building three fabs, with the first starting 4nm production in 2025, the second by 2028, and the third by the end of the decade. Responsibilities: 我們在第一線負責晶片製造過程,改善機台製程參數的設定,提升良率並讓機台每單位時間產出增加,也降低生產成本;半導體製程可大致分為四大模組,大致流程順序為薄膜沈積、黃光微影製程、溼式與乾式蝕刻、熱製程與離子摻雜(擴散)。 1. To be responsible to drive leading edge process/device/advanced packaging development and optimization of CMOS/Flash/Specialty devices in order to meet scaling, performance, reliability, and manufacturability requirements. 2. Identify and solve IC process and device problems.
  • 台灣積體電路製造股份有限公司(台積電)-使用1111轉職專區 https://central1111.com.tw/turn/
應徵
工作適配度%

登入 後即可查看

根據履歷表的填寫狀況,智慧分析您與工作的適配程度。

5/2

  • 【2025 Campus Recruitment】Process Integration Engineer (PIE) 面試心得
  • 企業名 台灣積體電路製造股份有限公司(台積電)
  • 工作地點 新竹縣寶山鄉
  • 薪資 面議(經常性薪資達4萬元或以上)40000~0元
  • 工作內容 【本職缺僅接受台積電官方網站投遞】 請至台積電官方網站投遞個人履歷表,此職缺履歷登錄網址: https://careers.tsmc.com/careers/JobDetail?jobId=15381&source=1111&tags=domestic+campus+2025_1111 Established in 1987 and headquartered in Taiwan, TSMC pioneered the pure-play foundry business model with an exclusive focus on manufacturing its customers’ products. In 2023, the company served 528 customers with 11,895 products for high performance computing, smartphones, IoT, automotive, and consumer electronics, and is the world’s largest provider of logic ICs with annual capacity of 16 million 12-inch equivalent wafers. TSMC operates fabs in Taiwan as well as manufacturing subsidiaries in Washington State, Japan and China, and its ESMC subsidiary plans to begin construction on a fab in Germany in 2024. In Arizona, TSMC is building three fabs, with the first starting 4nm production in 2025, the second by 2028, and the third by the end of the decade. Responsibilities: 我們確保晶片的品質、持續提升良率,提供給客戶具有競爭力且高品質的晶片,讓電子產品不但先進且效能穩定;製程整合工程師為半導體製造中的重要協調者,需要與客戶溝通了解客製化的晶片應用需求,再將訊息帶回廠內,與各工程單位合作。良率精進工程師監控晶片的良率與缺陷,使用量測機台監測晶片的缺陷,找出可能的問題,再與製程解決問題。 1. A highly motivated individuals with a strong technical background and capabilities to develop and sustain process technologies for logic, flash memory, and specialty products. 2. Working with a team which may include device, integration, yield, lithography, etch and thin films or external suppliers to drive leading-edge integrated module development, control and improvements. 3. Be responsible for sustaining ownership such as day-to-day operations, equipment troubleshooting and mentoring technicians.
  • 台灣積體電路製造股份有限公司(台積電)-使用1111轉職專區 https://central1111.com.tw/turn/
應徵
工作適配度%

登入 後即可查看

根據履歷表的填寫狀況,智慧分析您與工作的適配程度。

5/2

  • 【2025 Campus Recruitment】Pathfinding for System Integration Engineer (PSI) 面試心得
  • 企業名 台灣積體電路製造股份有限公司(台積電)
  • 工作地點 新竹縣寶山鄉
  • 薪資 面議(經常性薪資達4萬元或以上)40000~0元
  • 工作內容 【本職缺僅接受台積電官方網站投遞】 請至台積電官方網站投遞個人履歷表,此職缺履歷登錄網址: https://careers.tsmc.com/careers/JobDetail?jobId=15380&source=1111&tags=domestic+campus+2025_1111 Established in 1987 and headquartered in Taiwan, TSMC pioneered the pure-play foundry business model with an exclusive focus on manufacturing its customers’ products. In 2023, the company served 528 customers with 11,895 products for high performance computing, smartphones, IoT, automotive, and consumer electronics, and is the world’s largest provider of logic ICs with annual capacity of 16 million 12-inch equivalent wafers. TSMC operates fabs in Taiwan as well as manufacturing subsidiaries in Washington State, Japan and China, and its ESMC subsidiary plans to begin construction on a fab in Germany in 2024. In Arizona, TSMC is building three fabs, with the first starting 4nm production in 2025, the second by 2028, and the third by the end of the decade. The Job Role: 1. Highly motivated veteran and new talents to join force research and pathfinding in Advanced packaging and system integration technologies for both extending Moore‘s Law and in post-Moore era. 2. Long prospective career path in semiconductor technologies looking at more Moore‘s and beyond Moore‘s Law Eco-industry. Responsibilities: 1. Integration engineering for process integration and device/system level modeling, including electrical, thermal, and mechanical modeling. 2. Module engineering in advanced FEOL/MEOL/BEOL wafer process modules, and in advanced system packaging, including wafer level fan-out, interposers, and 3D chip stacking. 3. Silicon photonics expertise in the following areas: optical components design (lens, modulator, detector, waveguide w/ various materials), photonic circuits design (w/ focus on optical communication), and computer system architect (w/ focus on parallel processing and high-speed networking).
  • 台灣積體電路製造股份有限公司(台積電)-使用1111轉職專區 https://central1111.com.tw/turn/
應徵
工作適配度%

登入 後即可查看

根據履歷表的填寫狀況,智慧分析您與工作的適配程度。

5/2

  • 【2025 Campus Recruitment】More-than-Moore Specialty Technology R&D Engineer (MtM) 面試心得
  • 企業名 台灣積體電路製造股份有限公司(台積電)
  • 工作地點 新竹縣寶山鄉
  • 薪資 面議(經常性薪資達4萬元或以上)40000~0元
  • 工作內容 【本職缺僅接受台積電官方網站投遞】 請至台積電官方網站投遞個人履歷表,此職缺履歷登錄網址: https://careers.tsmc.com/careers/JobDetail?jobId=15378&source=1111&tags=domestic+campus+2025_1111 Established in 1987 and headquartered in Taiwan, TSMC pioneered the pure-play foundry business model with an exclusive focus on manufacturing its customers’ products. In 2023, the company served 528 customers with 11,895 products for high performance computing, smartphones, IoT, automotive, and consumer electronics, and is the world’s largest provider of logic ICs with annual capacity of 16 million 12-inch equivalent wafers. TSMC operates fabs in Taiwan as well as manufacturing subsidiaries in Washington State, Japan and China, and its ESMC subsidiary plans to begin construction on a fab in Germany in 2024. In Arizona, TSMC is building three fabs, with the first starting 4nm production in 2025, the second by 2028, and the third by the end of the decade. Responsibilities: 1. Novel devices developing for specialty technology. 2. Device Simulation, Test-chip design tape out and measurement system developing. 3. Process flow developing for production. 4. Collaborate with related teams for Design Collaterals (DRM/DRC/LVS/SPICE/PDK) developing.
  • 台灣積體電路製造股份有限公司(台積電)-使用1111轉職專區 https://central1111.com.tw/turn/
應徵
工作適配度%

登入 後即可查看

根據履歷表的填寫狀況,智慧分析您與工作的適配程度。

5/2

  • 【2025 Campus Recruitment】Integrated Interconnect & Packaging Engineer (IIP) 面試心得
  • 企業名 台灣積體電路製造股份有限公司(台積電)
  • 工作地點 新竹縣寶山鄉
  • 薪資 面議(經常性薪資達4萬元或以上)40000~0元
  • 工作內容 【本職缺僅接受台積電官方網站投遞】 請至台積電官方網站投遞個人履歷表,此職缺履歷登錄網址: https://careers.tsmc.com/careers/JobDetail?jobId=15379&source=1111&tags=domestic+campus+2025_1111 Established in 1987 and headquartered in Taiwan, TSMC pioneered the pure-play foundry business model with an exclusive focus on manufacturing its customers’ products. In 2023, the company served 528 customers with 11,895 products for high performance computing, smartphones, IoT, automotive, and consumer electronics, and is the world’s largest provider of logic ICs with annual capacity of 16 million 12-inch equivalent wafers. TSMC operates fabs in Taiwan as well as manufacturing subsidiaries in Washington State, Japan and China, and its ESMC subsidiary plans to begin construction on a fab in Germany in 2024. In Arizona, TSMC is building three fabs, with the first starting 4nm production in 2025, the second by 2028, and the third by the end of the decade. Responsibilities: As a member of the IIP (Integrated Interconnect & Packaging) team, you will initiate novel package concepts, own and drive advanced package development, new product package structure and configuration optimization. You will be responsible for 3DFabric technology research and development. Including InFO, CoWoS, Coupe and SoIC process/integration development for customer‘s variety applications. 1. Integration (1) Develop advanced 3DIC (InFO, CoWoS, Coupe and SoIC) process and sustain baseline. (2) Package level reliability, failure mode analysis and improvement plan. (3) Customer technical interface, new tape out and lot handle. (4) Handover developed technologies to manufacturing groups for production. 2. Module Development (1) Be responsible for CVD/PVD/CMP/Lithography/Etch/Polymer/Bonding/Clean module development for 3DIC projects. (2) New technology, materials survey, and process improvement on 3DIC package structures. (3) Process development and tool transfer to mass-production development. 3. Simulation (1) Conduct risk assessment and provide mitigation plan for IC packages by simulation and experiment. (2) Practice FEM and DOE in problem solving and path finding particularly on packaging. (3) Continue improvement in simulation methodology, material modeling and script automation.
  • 台灣積體電路製造股份有限公司(台積電)-使用1111轉職專區 https://central1111.com.tw/turn/
應徵
工作適配度%

登入 後即可查看

根據履歷表的填寫狀況,智慧分析您與工作的適配程度。

5/2

  • 【2025 Campus Recruitment】Design and Technology Platform Engineer (DTP) 面試心得
  • 企業名 台灣積體電路製造股份有限公司(台積電)
  • 工作地點 新竹縣寶山鄉
  • 薪資 面議(經常性薪資達4萬元或以上)40000~0元
  • 工作內容 【本職缺僅接受台積電官方網站投遞】 請至台積電官方網站投遞個人履歷表,此職缺履歷登錄網址: https://careers.tsmc.com/careers/JobDetail?jobId=15377&source=1111&tags=domestic+campus+2025_1111 Established in 1987 and headquartered in Taiwan, TSMC pioneered the pure-play foundry business model with an exclusive focus on manufacturing its customers’ products. In 2023, the company served 528 customers with 11,895 products for high performance computing, smartphones, IoT, automotive, and consumer electronics, and is the world’s largest provider of logic ICs with annual capacity of 16 million 12-inch equivalent wafers. TSMC operates fabs in Taiwan as well as manufacturing subsidiaries in Washington State, Japan and China, and its ESMC subsidiary plans to begin construction on a fab in Germany in 2024. In Arizona, TSMC is building three fabs, with the first starting 4nm production in 2025, the second by 2028, and the third by the end of the decade. Responsibilities: At the beginning of new module research, IC design engineers and R&D engineers would closely cooperate with customers. Once the new module technologies are developed, we could accomplish the goal of massive production and have customers’ new product launch in a short time. At TSMC, you will have the opportunity to work with the most advanced module technologies, provide solutions to partners in the global IC design ecosystem, and ensure competitiveness in power, performance, and area. Opening roles for you: 1. Physical Designer 2. Standard Cell Engineer 3. Layout Engineer 4. System and Chip Design Solutions Development 5. FE design & DFT 6. SRAM Engineer 7. Design Flow/Methodology For detailed job description, please refer to: https://careers.tsmc.com/careers/JobDetail?jobId=15377&source=1111&tags=domestic+campus+2025_1111
  • 台灣積體電路製造股份有限公司(台積電)-使用1111轉職專區 https://central1111.com.tw/turn/
應徵
工作適配度%

登入 後即可查看

根據履歷表的填寫狀況,智慧分析您與工作的適配程度。

5/2

  • 【2025 Campus Recruitment】Research and Development Engineer (R&D) 面試心得
  • 企業名 台灣積體電路製造股份有限公司(台積電)
  • 工作地點 新竹縣寶山鄉
  • 薪資 面議(經常性薪資達4萬元或以上)40000~0元
  • 工作內容 【本職缺僅接受台積電官方網站投遞】 請至台積電官方網站投遞個人履歷表,此職缺履歷登錄網址: https://careers.tsmc.com/careers/JobDetail?jobId=15376&source=1111&tags=domestic+campus+2025_1111 Responsibilities: R&D Engineers will be part of a grand joint-force working on advanced technologies, including but not limited to exploratory research in advanced device architecture, market-oriented design IP enablement, device and process integration for manufacturability, package-level interconnect solutions, and novel material/equipment/process evaluations. 1. Research & Pathfinding (1) New material and new process pathfinding to enable new device architecture with integration. (2) New tool pathfinding for new materials to enable the next nodes. (3) Design, execute and analyze experiments to meet R&D engineering specifications. (4) Process stability & manufacturability improvement for yield and reliability qualification. (5) Process/tool transfer to development R&D or volume manufacturing (Fab). (6) Highly motivated individuals with a strong technical background and teamwork skills. 2. Integration (1) Technology definition: design rules, design-technology co-optimization, logic/memory IP evaluations, etc. (2) Technology development infrastructure: productivity enhancement, product inspection methodology, mask-making, and test flow, etc. (3) New test vehicle establishment and validation: improvement of device yield and reliability (learning cycles). Improve yield and reduce defects by quantifying defect attributes using programming skills and developing effective detection methodologies. (4) Customer design enablement: SPICE Modeling and IP qualifications. 3. Module (1) Develop advanced processes, materials, tools, models, and computational methodologies for leading edge technologies. (2) Deliver manufacturable, stable, cost-effective technologies with device performance improvement for yield and reliability qualification. (3) Transfer process and tool to high volume manufacturing fab. 4. R&D Process Center (1) PE: Advanced module process development and baseline sustaining. (2) EE: Handle advanced equipment at R&D stage. Install, warm up, sustain and troubleshooting solve with new technology equipment. (3) MFG: Oversee the daily operations of IC foundry to ensure that all profiling operations, workflow, and customer reports are consistent with agreed upon service operations.
  • 台灣積體電路製造股份有限公司(台積電)-使用1111轉職專區 https://central1111.com.tw/turn/
應徵
工作適配度%

登入 後即可查看

根據履歷表的填寫狀況,智慧分析您與工作的適配程度。

5/2